PCS-3225 Sistemas Digitais II

14 de junho de 2024 - v1

## Processador RISC-V

EP03

Bruno Albertini, Edson Gomi e Ricardo Lera

O objetivo deste EP é implementar um processador RISC-V on-chip (sem barramentos) usando uma versão modificada do conjunto de instruções RV32I descrito na Tabela 1.

Este conjunto contém 32 instruções, subdivididas em 5 Instruction Classes (ICs):

- Classe A: Operações aritméticas e lógicas (ADD, SUB)
- Classe B: Operações de load e store (LW, SW)
- Classe C: Operações de branch (BEQ, BNE)
- Classe D: Operações incondicionais (JAL, LUI)
- Classe E: Operações de sistema (EBREAK)

Para atender a este conjunto de instruções vamos usar uma ALU de 8 operações e dois bits extras de saída sinalizando "Zero" e "Negativo". Também utilizaremos um banco de registradores, uma ROM como memória de instruções e uma RAM como memória de dados. Precisamos então projetar a unidade de controle e fluxo de dados para este processador. No edisciplinas foi disponibilizado o template riscv.v, contendo três módulos: control\_unit, datapath e riscv. É necessário:

• Associar os valores de cada sinal de controle:

```
1 bit: RegWrite, ALUsrc2 bits: PCsrc, MemWrite3 bits: ALUctl, MemtoReg
```

- Descrever os multiplexadores do fluxo de dados para:
  - PC
  - rf wdata
  - aluB
  - dm\_data\_in

Envie para o juiz o arquivo riscv. v contendo **somente** os módulos control\_unit, datapath e riscv. Os módulos registerfile, rom e ram também foram disponibilizados.

## Recursos:

- RISC-V Instruction Set Manual: https://riscv.org/wp-content/uploads/2017/05/riscv-spec-v2.2.pdf
- RISC-V Encoder/Decoder: https://luplab.gitlab.io/rvcodecjs/

Tabela 1: RV32I "SoC-Mod" Instruction Set

| Code                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |        |     |                            |                                   |                                               |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|----------------------------|-----------------------------------|-----------------------------------------------|
| ADDI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Code   | FMT | Instruction Title          | Description (in Verilog)          | IC                                            |
| SUB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ADD    | R   | Add                        | R[rd] = R[rs1] + R[rs2]           |                                               |
| AND R AND R[rd] = R[rs1] & R[rs2] ANDI I AND Immediate R[rd] = R[rs1] & imm OR R OR R[rd] = R[rs1]   R[rs2] ORI I OR Immediate R[rd] = R[rs1]   imm XOR R XOR R[rd] = R[rs1]   imm XOR R XOR R[rd] = R[rs1]   imm XOR R XOR R[rd] = R[rs1]   imm A SLL R Shift Left R[rd] = R[rs1] << R[rs2] SLLI I Shift Left Immediate R[rd] = R[rs1] << R[rs2] SLLI I Shift Right R[rd] = R[rs1] >> R[rs2] SRLI I Shift Right Arithmetic R[rd] = R[rs1] >> R[rs2] SRAI I Shift Right Arithmetic R[rd] = R[rs1] >>> R[rs2] SRAI I Shift Right Arithmetic Imm R[rd] = R[rs1] >>> imm SLT R Set if Less Than R[rd] = R[rs1] << imm) ?1:0  LW I Load Word (32b) R[rd] = M[R[rs1] + imm] LH I Load Halfword (16b) R[rd] = M[R[rs1] + imm] LH I Load Halfword (16b) R[rd] = M[R[rs1] + imm] [7:0] SW S Store Word (32b) M[R[rs1] + imm] = R[rs2] SH S Store Halfword (16b) M[R[rs1] + imm] = R[rs2] SH S Store Byte (8b) M[R[rs1] + imm] = R[rs2] [7:0]  BEQ SB Branch if Equal if (R[rs1] = R[rs2]) PC += imm BGE SB Branch if Not Equal if (R[rs1] = R[rs2]) PC += imm BCE SB Branch if Greater or Equal if (R[rs1] = R[rs2]) PC += imm BCE SB Branch if Less Than if (R[rs1] = R[rs2]) PC += imm BCE SB Branch if Less Than if (R[rs1] = R[rs2]) PC += imm BCE SB Branch if Less Than if (R[rs1] = R[rs2]) PC += imm BCE SB Branch if Reference R[rd] = imm, 12'b0 AUIPC U Add Upper Immediate R[rd] = imm, 12'b0 AUIPC U Add Upper Immediate R[rd] = PC + imm, 12'b0 JAL UJ Jump & Link Register R[rd] = PC + imm, 12'b0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ADDI   | Ι   | Add Immediate              | R[rd] = R[rs1] + imm              |                                               |
| ANDI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | SUB    | R   | Subtract                   | R[rd] = R[rs1] - R[rs2]           |                                               |
| OR         R [rd] = R[rs1]   R[rs2]           ORI         I OR Immediate         R[rd] = R[rs1]   imm           XOR         R XOR         R[rd] = R[rs1] ^ imm         A           XORI         I XOR Immediate         R[rd] = R[rs1] ^ imm         A           SLL         R Shift Left         R[rd] = R[rs1] < imm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | AND    | R   | AND                        | R[rd] = R[rs1] & R[rs2]           |                                               |
| ORI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ANDI   | Ι   | AND Immediate              | R[rd] = R[rs1] & imm              |                                               |
| XOR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | OR     | R   | OR                         | $R[rd] = R[rs1] \mid R[rs2]$      |                                               |
| XORI   I   XOR Immediate   R[rd] = R[rs1] ^ imm   A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ORI    | Ι   | OR Immediate               | $R[rd] = R[rs1] \mid imm$         |                                               |
| SLL         R         Shift Left         R[rd] = R[rs1] << mm         R[rs2]           SLLI         I         Shift Left Immediate         R[rd] = R[rs1] << imm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | XOR    | R   | XOR                        | $R[rd] = R[rs1] ^R[rs2]$          |                                               |
| SLLI         I         Shift Left Immediate         R[rd] = R[rs1] << imm           SRL         R         Shift Right         R[rd] = R[rs1] >> R[rs2]           SRLI         I         Shift Right Immediate         R[rd] = R[rs1] >> imm           SRA         R         Shift Right Arithmetic         R[rd] = R[rs1] >>> imm           SRAI         I         Shift Right Arithmetic Imm         R[rd] = R[rs1] >>> imm           SLT         R         Set if Less Than         R[rd] = R[rs1] < R[rs2] >>> imm           SLT         R         Set if Less Than Immediate         R[rd] = (R[rs1] < imm)?1:0           LW         I         Load Word (32b)         R[rd] = M[R[rs1] + imm]         [15:0]           LB         I         Load Halfword (16b)         R[rd] = M[R[rs1] + imm] [7:0]         B           SW         S         Store Word (32b)         M[R[rs1] + imm] = R[rs2]         B           SH         S         Store Halfword (16b)         M[R[rs1] + imm] = R[rs2]         B           SH         S         Store Byte (8b)         M[R[rs1] + imm] = R[rs2]         PC += imm           BNE         SB         Branch if Equal         if (R[rs1] = R[rs2]) PC += imm         Equal           BLT         SB         Branch if Less Than         if (R[rs1] = R[rs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | XORI   | Ι   | XOR Immediate              | $R[rd] = R[rs1] ^imm$             | A                                             |
| SRL R Shift Right R[rd] = R[rs1] >> R[rs2]  SRLI I Shift Right Immediate R[rd] = R[rs1] >> imm  SRA R Shift Right Arithmetic R[rd] = R[rs1] >> imm  SLT R Set if Less Than R[rd] = R[rs1] >> imm  SLT I Set if Less Than R[rd] = R[rs1] >> imm  SLT I Set if Less Than R[rd] = R[rs1] <> imm )?1:0  SLTI I Load Word (32b) R[rd] = M[R[rs1] + imm]  LH I Load Halfword (16b) R[rd] = M[R[rs1] + imm] [7:0]  SW S Store Word (32b) M[R[rs1] + imm] = R[rs2]  SH S Store Halfword (16b) M[R[rs1] + imm] = R[rs2]  SH S Store Byte (8b) M[R[rs1] + imm] = R[rs2] [7:0]  BEQ SB Branch if Equal if (R[rs1] == R[rs2]) PC += imm  BNE SB Branch if Greater or Equal if (R[rs1] >= R[rs2]) PC += imm  BLT SB Branch if Less Than if (R[rs1] <= R[rs2]) PC += imm  BLT SB Branch if Less Than if (R[rs1] <= R[rs2]) PC += imm  LUI U Load Upper Immediate R[rd] = imm, 12'b0  AUIPC U Add Upper Immediate to PC R[rd] = PC + imm, 12'b0  JAL UJ Jump & Link Register R[rd] = PC + imm, 12'b0  JALR UJ Jump & Link Register R[rd] = PC + imm, 12'b0 += imm  RIT SI SET STORE REGISTED ARE REG | SLL    | R   | Shift Left                 | $R[rd] = R[rs1] \ll R[rs2]$       |                                               |
| SRLI I Shift Right Immediate R[rd] = R[rs1] >> imm  SRA R Shift Right Arithmetic R[rd] = R[rs1] >>> R[rs2]  SRAI I Shift Right Arithmetic Imm R[rd] = R[rs1] >>> imm  SLT R Set if Less Than R[rd] = (R[rs1] <>> imm  SLT I Set if Less Than R[rd] = (R[rs1] < R[rs2])?1:0  SLTI I Set if Less Than Immediate R[rd] = (R[rs1] < imm)?1:0   LW I Load Word (32b) R[rd] = M[R[rs1] + imm] [15:0]  LH I Load Halfword (16b) R[rd] = M[R[rs1] + imm] [7:0]  SW S Store Word (32b) M[R[rs1] + imm] = R[rs2]  SH S Store Halfword (16b) M[R[rs1] + imm] = R[rs2] [15:0]  SB S Store Byte (8b) M[R[rs1] + imm] = R[rs2] [7:0]  BEQ SB Branch if Equal if (R[rs1] == R[rs2]) PC += imm  BNE SB Branch if Greater or Equal if (R[rs1] >= R[rs2]) PC += imm  BGE SB Branch if Less Than if (R[rs1] <= R[rs2]) PC += imm  BLT SB Branch if Less Than if (R[rs1] <= R[rs2]) PC += imm  BLT SB Branch if Less Than R[rd] = imm, 12'b0  AUIPC U Add Upper Immediate R[rd] = PC + imm, 12'b0  JAL UJ Jump & Link Register R[rd] = PC + imm  JALR UJ Jump & Link Register R[rd] = PC + imm  R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = PC + imm R[rd] = R[rd] = PC + imm  | SLLI   | Ι   | Shift Left Immediate       | $R[rd] = R[rs1] \ll imm$          |                                               |
| SRA         R         Shift Right Arithmetic         R[rd] = R[rs1] >>> R[rs2]           SRAI         I         Shift Right Arithmetic Imm         R[rd] = R[rs1] >>> imm           SLT         R         Set if Less Than         R[rd] = (R[rs1] < red; red; red; red; red; red; red; red;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | SRL    | R   | Shift Right                | $R[rd] = R[rs1] \gg R[rs2]$       |                                               |
| SRAI I Shift Right Arithmetic Imm R[rd] = R[rs1] >>> imm R[rd] = (R[rs1] < R[rs2])?1:0 SLTI I Set if Less Than R[rd] = (R[rs1] < imm)?1:0 SLTI I Set if Less Than Immediate R[rd] = (R[rs1] < imm)?1:0 SLTI I Set if Less Than Immediate R[rd] = (R[rs1] + imm)?1:0 SLTI I Set if Less Than Immediate R[rd] = (R[rs1] + imm)?1:0 SLTI I Set if Less Than Immediate R[rd] = (R[rs1] + imm)?1:0 SLTI I Set if Less Than Immediate R[rd] = (R[rs1] + imm)?1:0 SLTI I Set if Less Than R[rd] = (R[rs1] + imm)?1:0 SLTI I SET IMMERICAL SET I | SRLI   | Ι   | Shift Right Immediate      | $R[rd] = R[rs1] \gg imm$          |                                               |
| SLT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | SRA    | R   | Shift Right Arithmetic     | R[rd] = R[rs1] >>> R[rs2]         |                                               |
| SLTI   I   Set if Less Than Immediate   R[rd] = (R[rs1] < imm )?1:0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | SRAI   | Ι   | Shift Right Arithmetic Imm | R[rd] = R[rs1] >>> imm            |                                               |
| LW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | SLT    | R   | Set if Less Than           | R[rd] = (R[rs1] < R[rs2])?1:0     |                                               |
| LH I Load Halfword (16b) R[rd] = M[R[rs1]+imm] [15:0]  LB I Load Byte (8b) R[rd] = M[R[rs1]+imm] [7:0]  SW S Store Word (32b) M[R[rs1]+imm] = R[rs2]  SH S Store Halfword (16b) M[R[rs1]+imm] = R[rs2] [15:0]  SB S Store Byte (8b) M[R[rs1]+imm] = R[rs2] [7:0]  BEQ SB Branch if Equal if (R[rs1] == R[rs2]) PC += imm  BNE SB Branch if Not Equal if (R[rs1] != R[rs2]) PC += imm  BGE SB Branch if Greater or Equal if (R[rs1] >= R[rs2]) PC += imm  BLT SB Branch if Less Than if (R[rs1] < R[rs2]) PC += imm  LUI U Load Upper Immediate R[rd] = imm, 12'b0  AUIPC U Add Upper Immediate to PC R[rd] = PC + imm, 12'b0  JAL UJ Jump & Link Register R[rd] = PC+4; PC += imm  JALR UJ Jump & Link Register R[rd] = PC+4; PC += imm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | SLTI   | I   | Set if Less Than Immediate | R[rd] = (R[rs1] < imm)?1:0        |                                               |
| LB I Load Byte (8b) R[rd] = M[R[rs1]+imm] [7:0] SW S Store Word (32b) M[R[rs1]+imm] = R[rs2] SH S Store Halfword (16b) M[R[rs1]+imm] = R[rs2] [15:0] SB S Store Byte (8b) M[R[rs1]+imm] = R[rs2] [7:0]  BEQ SB Branch if Equal if (R[rs1] == R[rs2]) PC += imm BNE SB Branch if Not Equal if (R[rs1] != R[rs2]) PC += imm BGE SB Branch if Greater or Equal if (R[rs1] >= R[rs2]) PC += imm BLT SB Branch if Less Than if (R[rs1] < R[rs2]) PC += imm  LUI U Load Upper Immediate R[rd] = imm, 12'b0  AUIPC U Add Upper Immediate to PC R[rd] = PC + imm, 12'b0  JAL UJ Jump & Link Register R[rd] = PC+4; PC += imm  JALR UJ Jump & Link Register R[rd] = PC+4; PC += R[rs1] + imm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | LW     | I   | Load Word (32b)            | R[rd] = M[R[rs1] + imm]           |                                               |
| SW S Store Word (32b) M[R[rs1]+imm] = R[rs2] SH S Store Halfword (16b) M[R[rs1]+imm] = R[rs2][15:0] SB S Store Byte (8b) M[R[rs1]+imm] = R[rs2][7:0]  BEQ SB Branch if Equal if (R[rs1] == R[rs2]) PC += imm BNE SB Branch if Not Equal if (R[rs1] != R[rs2]) PC += imm BGE SB Branch if Greater or Equal if (R[rs1] >= R[rs2]) PC += imm BLT SB Branch if Less Than if (R[rs1] < R[rs2]) PC += imm  LUI U Load Upper Immediate R[rd] = imm, 12'b0  AUIPC U Add Upper Immediate to PC R[rd] = PC + imm, 12'b0  JAL UJ Jump & Link Register R[rd] = PC+4; PC += imm  JALR UJ Jump & Link Register R[rd] = PC+4; PC += R[rs1] + imm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | LH     | Ι   | Load Halfword (16b)        | R[rd] = M[R[rs1] + imm][15:0]     |                                               |
| SW S Store Word (32b) M[R[rs1]+imm] = R[rs2] SH S Store Halfword (16b) M[R[rs1]+imm] = R[rs2][15:0] SB S Store Byte (8b) M[R[rs1]+imm] = R[rs2][7:0]  BEQ SB Branch if Equal if (R[rs1] == R[rs2]) PC += imm BNE SB Branch if Not Equal if (R[rs1] != R[rs2]) PC += imm BGE SB Branch if Greater or Equal if (R[rs1] >= R[rs2]) PC += imm BLT SB Branch if Less Than if (R[rs1] < R[rs2]) PC += imm  LUI U Load Upper Immediate R[rd] = imm, 12'b0  AUIPC U Add Upper Immediate to PC R[rd] = PC + imm, 12'b0  JAL UJ Jump & Link Register R[rd] = PC+4; PC += imm  JALR UJ Jump & Link Register R[rd] = PC+4; PC += R[rs1] + imm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | LB     | Ι   | Load Byte (8b)             | R[rd] = M[R[rs1] + imm][7:0]      | D                                             |
| SB S Store Byte (8b)  M[R[rs1]+imm] = R[rs2][7:0]  BEQ SB Branch if Equal if (R[rs1] == R[rs2]) PC += imm if (R[rs1] != R[rs2]) PC += imm if (R[rs1] != R[rs2]) PC += imm if (R[rs1] >= R[rs2]) PC += imm if (R[rs1] >= R[rs2]) PC += imm if (R[rs1] >= R[rs2]) PC += imm if (R[rs1] < R[rs2]) PC += imm if (R[rs1] = PC + imm, 12'b0) AUIPC U Add Upper Immediate to PC R[rd] = PC + imm, 12'b0 R[rd] = PC + imm, 12'b0 R[rd] = PC + imm In                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | SW     | S   | Store Word (32b)           | M[R[rs1]+imm] = R[rs2]            |                                               |
| BEQ SB Branch if Equal if (R[rs1] == R[rs2]) PC += imm BNE SB Branch if Not Equal if (R[rs1] != R[rs2]) PC += imm BGE SB Branch if Greater or Equal if (R[rs1] >= R[rs2]) PC += imm BLT SB Branch if Less Than if (R[rs1] < R[rs2]) PC += imm  LUI U Load Upper Immediate R[rd] = imm, 12'b0  AUIPC U Add Upper Immediate to PC R[rd] = PC + imm, 12'b0  JAL UJ Jump & Link Register R[rd] = PC+4; PC += imm  JALR UJ Jump & Link Register R[rd] = PC+4; PC += R[rs1] + imm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | SH     | S   | Store Halfword (16b)       |                                   |                                               |
| BNE SB Branch if Not Equal if (R[rs1] != R[rs2]) PC += imm BGE SB Branch if Greater or Equal if (R[rs1] >= R[rs2]) PC += imm BLT SB Branch if Less Than if (R[rs1] < R[rs2]) PC += imm  LUI U Load Upper Immediate R[rd] = imm, 12'b0  AUIPC U Add Upper Immediate to PC R[rd] = PC + imm, 12'b0  JAL UJ Jump & Link Register R[rd] = PC+4; PC += imm  JALR UJ Jump & Link Register R[rd] = PC+4; PC += R[rs1] + imm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | SB     | S   | Store Byte (8b)            | M[R[rs1]+imm] = R[rs2][7:0]       |                                               |
| BGE SB Branch if Greater or Equal if (R[rs1] >= R[rs2]) PC += imm  BLT SB Branch if Less Than if (R[rs1] < R[rs2]) PC += imm  LUI U Load Upper Immediate R[rd] = imm, 12'b0  AUIPC U Add Upper Immediate to PC R[rd] = PC + imm, 12'b0  JAL UJ Jump & Link Register R[rd] = PC+4; PC += imm  JALR UJ Jump & Link Register R[rd] = PC+4; PC += R[rs1] + imm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | BEQ    | SB  | Branch if Equal            | if $(R[rs1] == R[rs2])$ PC += imm |                                               |
| BGE SB Branch if Greater or Equal if (R[rs1] >= R[rs2]) PC += imm  BLT SB Branch if Less Than if (R[rs1] < R[rs2]) PC += imm  LUI U Load Upper Immediate R[rd] = imm, 12'b0  AUIPC U Add Upper Immediate to PC R[rd] = PC + imm, 12'b0  JAL UJ Jump & Link Register R[rd] = PC+4; PC += imm  JALR UJ Jump & Link Register R[rd] = PC+4; PC += R[rs1] + imm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | BNE    | SB  | Branch if Not Equal        | if $(R[rs1] != R[rs2]) PC += imm$ | _                                             |
| LUI U Load Upper Immediate R[rd] = imm, 12'b0  AUIPC U Add Upper Immediate to PC R[rd] = PC + imm, 12'b0  JAL UJ Jump & Link Register R[rd] = PC+4; PC += imm  JALR UJ Jump & Link Register R[rd] = PC+4; PC += R[rs1] + imm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | BGE    | SB  | Branch if Greater or Equal | if $(R[rs1] >= R[rs2])$ PC += imm |                                               |
| AUIPC U Add Upper Immediate to PC R[rd] = PC + imm, 12'b0  JAL UJ Jump & Link Register R[rd] = PC+4; PC += imm  JALR UJ Jump & Link Register R[rd] = PC+4; PC += R[rs1] + imm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | BLT    | SB  | Branch if Less Than        | if (R[rs1] < R[rs2]) PC += imm    |                                               |
| JAL UJ Jump & Link Register R[rd] = PC+4; PC += imm R[rd] = PC+4; PC += R[rs1] + imm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | LUI    | U   | Load Upper Immediate       | R[rd] = imm, 12'b0                |                                               |
| JALR UJ Jump & Link R[rd] = PC+4; PC += imm  JALR UJ Jump & Link Register R[rd] = PC+4; PC += R[rs1] + imm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | AUIPC  | U   | Add Upper Immediate to PC  | R[rd] = PC + imm, 12'b0           | D                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | JAL    | UJ  | Jump & Link                | R[rd] = PC+4; PC += imm           | ا لا ا                                        |
| EBREAK I Environment Break brk = 1   E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | JALR   | UJ  | Jump & Link Register       | R[rd] = PC+4; PC += R[rs1] + imm  | <u>                                      </u> |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | EBREAK | I   | Environment Break          | brk = 1                           | E                                             |